lkml.org 
[lkml]   [2022]   [Aug]   [15]   [last100]   RSS Feed
Views: [wrap][no wrap]   [headers]  [forward] 
 
Messages in this thread
    Patch in this message
    /
    From
    Subject[PATCH 5.15 451/779] clk: qcom: ipq8074: SW workaround for UBI32 PLL lock
    Date
    From: Robert Marko <robimarko@gmail.com>

    [ Upstream commit 3401ea2856ef84f39b75f0dc5ebcaeda81cb90ec ]

    UBI32 Huayra PLL fails to lock in 5 us in some SoC silicon and thus it
    will cause the wait_for_pll() to timeout and thus return the error
    indicating that the PLL failed to lock.

    This is bug in Huayra PLL HW for which SW workaround
    is to set bit 26 of TEST_CTL register.

    This is ported from the QCA 5.4 based downstream kernel.

    Fixes: b8e7e519625f ("clk: qcom: ipq8074: add remaining PLL’s")
    Signed-off-by: Robert Marko <robimarko@gmail.com>
    Signed-off-by: Bjorn Andersson <bjorn.andersson@linaro.org>
    Link: https://lore.kernel.org/r/20220515210048.483898-2-robimarko@gmail.com
    Signed-off-by: Sasha Levin <sashal@kernel.org>
    ---
    drivers/clk/qcom/gcc-ipq8074.c | 3 +++
    1 file changed, 3 insertions(+)

    diff --git a/drivers/clk/qcom/gcc-ipq8074.c b/drivers/clk/qcom/gcc-ipq8074.c
    index 1a5141da7e23..b4291ba53c78 100644
    --- a/drivers/clk/qcom/gcc-ipq8074.c
    +++ b/drivers/clk/qcom/gcc-ipq8074.c
    @@ -4805,6 +4805,9 @@ static int gcc_ipq8074_probe(struct platform_device *pdev)
    if (IS_ERR(regmap))
    return PTR_ERR(regmap);

    + /* SW Workaround for UBI32 Huayra PLL */
    + regmap_update_bits(regmap, 0x2501c, BIT(26), BIT(26));
    +
    clk_alpha_pll_configure(&ubi32_pll_main, regmap, &ubi32_pll_config);
    clk_alpha_pll_configure(&nss_crypto_pll_main, regmap,
    &nss_crypto_pll_config);
    --
    2.35.1


    \
     
     \ /
      Last update: 2022-08-15 21:14    [W:2.190 / U:0.388 seconds]
    ©2003-2020 Jasper Spaans|hosted at Digital Ocean and TransIP|Read the blog|Advertise on this site