lkml.org 
[lkml]   [2022]   [Apr]   [4]   [last100]   RSS Feed
Views: [wrap][no wrap]   [headers]  [forward] 
 
Messages in this thread
    Patch in this message
    /
    From
    Subject[PATCH v3 1/2] spi: dt-bindings: qcom,spi-geni-qcom: convert to dtschema
    Date
    Convert the GENI based Qualcomm Universal Peripheral (QUP) Serial
    Peripheral Interface (SPI) bindings to DT Schema.

    The original bindings in TXT were not complete, so add during conversion
    properties already used in DTS and/or in the driver: dmas,
    interconnects, operating points and power-domains.

    Signed-off-by: Krzysztof Kozlowski <krzysztof.kozlowski@linaro.org>

    ---

    Changes since v2:
    1. Drop reg-names.

    Changes since v1:
    1. Correct $ref path and remove interconnect minItems (Kuldeep).
    2. Remove child tpm device from example.
    3. Pad reg hex addresses with 00.
    ---
    .../bindings/spi/qcom,spi-geni-qcom.txt | 39 ------
    .../bindings/spi/qcom,spi-geni-qcom.yaml | 116 ++++++++++++++++++
    2 files changed, 116 insertions(+), 39 deletions(-)
    delete mode 100644 Documentation/devicetree/bindings/spi/qcom,spi-geni-qcom.txt
    create mode 100644 Documentation/devicetree/bindings/spi/qcom,spi-geni-qcom.yaml

    diff --git a/Documentation/devicetree/bindings/spi/qcom,spi-geni-qcom.txt b/Documentation/devicetree/bindings/spi/qcom,spi-geni-qcom.txt
    deleted file mode 100644
    index c8c1e913f4e7..000000000000
    --- a/Documentation/devicetree/bindings/spi/qcom,spi-geni-qcom.txt
    +++ /dev/null
    @@ -1,39 +0,0 @@
    -GENI based Qualcomm Universal Peripheral (QUP) Serial Peripheral Interface (SPI)
    -
    -The QUP v3 core is a GENI based AHB slave that provides a common data path
    -(an output FIFO and an input FIFO) for serial peripheral interface (SPI)
    -mini-core.
    -
    -SPI in master mode supports up to 50MHz, up to four chip selects, programmable
    -data path from 4 bits to 32 bits and numerous protocol variants.
    -
    -Required properties:
    -- compatible: Must contain "qcom,geni-spi".
    -- reg: Must contain SPI register location and length.
    -- interrupts: Must contain SPI controller interrupts.
    -- clock-names: Must contain "se".
    -- clocks: Serial engine core clock needed by the device.
    -- #address-cells: Must be <1> to define a chip select address on
    - the SPI bus.
    -- #size-cells: Must be <0>.
    -
    -SPI Controller nodes must be child of GENI based Qualcomm Universal
    -Peripharal. Please refer GENI based QUP wrapper controller node bindings
    -described in Documentation/devicetree/bindings/soc/qcom/qcom,geni-se.yaml.
    -
    -SPI slave nodes must be children of the SPI master node and conform to SPI bus
    -binding as described in Documentation/devicetree/bindings/spi/spi-bus.txt.
    -
    -Example:
    - spi0: spi@a84000 {
    - compatible = "qcom,geni-spi";
    - reg = <0xa84000 0x4000>;
    - interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
    - clock-names = "se";
    - clocks = <&clock_gcc GCC_QUPV3_WRAP0_S0_CLK>;
    - pinctrl-names = "default", "sleep";
    - pinctrl-0 = <&qup_1_spi_2_active>;
    - pinctrl-1 = <&qup_1_spi_2_sleep>;
    - #address-cells = <1>;
    - #size-cells = <0>;
    - };
    diff --git a/Documentation/devicetree/bindings/spi/qcom,spi-geni-qcom.yaml b/Documentation/devicetree/bindings/spi/qcom,spi-geni-qcom.yaml
    new file mode 100644
    index 000000000000..e2c7b934c50d
    --- /dev/null
    +++ b/Documentation/devicetree/bindings/spi/qcom,spi-geni-qcom.yaml
    @@ -0,0 +1,116 @@
    +# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause)
    +%YAML 1.2
    +---
    +$id: http://devicetree.org/schemas/spi/qcom,spi-geni-qcom.yaml#
    +$schema: http://devicetree.org/meta-schemas/core.yaml#
    +
    +title: GENI based Qualcomm Universal Peripheral (QUP) Serial Peripheral Interface (SPI)
    +
    +maintainers:
    + - Andy Gross <agross@kernel.org>
    + - Bjorn Andersson <bjorn.andersson@linaro.org>
    + - Krzysztof Kozlowski <krzysztof.kozlowski@linaro.org>
    +
    +description:
    + The QUP v3 core is a GENI based AHB slave that provides a common data path
    + (an output FIFO and an input FIFO) for serial peripheral interface (SPI)
    + mini-core.
    +
    + SPI in master mode supports up to 50MHz, up to four chip selects,
    + programmable data path from 4 bits to 32 bits and numerous protocol variants.
    +
    + SPI Controller nodes must be child of GENI based Qualcomm Universal
    + Peripharal. Please refer GENI based QUP wrapper controller node bindings
    + described in Documentation/devicetree/bindings/soc/qcom/qcom,geni-se.yaml.
    +
    +allOf:
    + - $ref: /schemas/spi/spi-controller.yaml#
    +
    +properties:
    + compatible:
    + const: qcom,geni-spi
    +
    + clocks:
    + maxItems: 1
    +
    + clock-names:
    + const: se
    +
    + dmas:
    + maxItems: 2
    +
    + dma-names:
    + items:
    + - const: tx
    + - const: rx
    +
    + interconnects:
    + maxItems: 2
    +
    + interconnect-names:
    + items:
    + - const: qup-core
    + - const: qup-config
    +
    + interrupts:
    + maxItems: 1
    +
    + operating-points-v2: true
    +
    + power-domains:
    + maxItems: 1
    +
    + reg:
    + maxItems: 1
    +
    +required:
    + - compatible
    + - clocks
    + - clock-names
    + - interrupts
    + - reg
    +
    +unevaluatedProperties: false
    +
    +examples:
    + - |
    + #include <dt-bindings/clock/qcom,gcc-sc7180.h>
    + #include <dt-bindings/interconnect/qcom,sc7180.h>
    + #include <dt-bindings/interrupt-controller/arm-gic.h>
    + #include <dt-bindings/power/qcom-rpmpd.h>
    +
    + spi@880000 {
    + compatible = "qcom,geni-spi";
    + reg = <0x00880000 0x4000>;
    + clock-names = "se";
    + clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>;
    + pinctrl-names = "default";
    + pinctrl-0 = <&qup_spi0_default>;
    + interrupts = <GIC_SPI 601 IRQ_TYPE_LEVEL_HIGH>;
    + #address-cells = <1>;
    + #size-cells = <0>;
    + power-domains = <&rpmhpd SC7180_CX>;
    + operating-points-v2 = <&qup_opp_table>;
    + interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>,
    + <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>;
    + interconnect-names = "qup-core", "qup-config";
    + };
    +
    + - |
    + #include <dt-bindings/dma/qcom-gpi.h>
    +
    + spi@884000 {
    + compatible = "qcom,geni-spi";
    + reg = <0x00884000 0x4000>;
    + clock-names = "se";
    + clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>;
    + dmas = <&gpi_dma0 0 1 QCOM_GPI_SPI>,
    + <&gpi_dma0 1 1 QCOM_GPI_SPI>;
    + dma-names = "tx", "rx";
    + pinctrl-names = "default";
    + pinctrl-0 = <&qup_spi1_default>;
    + interrupts = <GIC_SPI 602 IRQ_TYPE_LEVEL_HIGH>;
    + spi-max-frequency = <50000000>;
    + #address-cells = <1>;
    + #size-cells = <0>;
    + };
    --
    2.32.0
    \
     
     \ /
      Last update: 2022-04-04 08:40    [W:3.387 / U:0.008 seconds]
    ©2003-2020 Jasper Spaans|hosted at Digital Ocean and TransIP|Read the blog|Advertise on this site