lkml.org 
[lkml]   [2022]   [Mar]   [31]   [last100]   RSS Feed
Views: [wrap][no wrap]   [headers]  [forward] 
 
Messages in this thread
/
Date
From
SubjectRe: [PATCH v2 3/4] arm64: implement stack_trace_save_shadow
On Wed, Mar 23, 2022 at 04:32:54PM +0100, andrey.konovalov@linux.dev wrote:
> From: Andrey Konovalov <andreyknvl@google.com>
>
> Implement the stack_trace_save_shadow() interface that collects stack
> traces based on the Shadow Call Stack (SCS) for arm64.
>
> The implementation walks through available SCS pointers (the per-task one
> and the per-interrupt-type ones) and copies the frames.
>
> Note that the frame of the interrupted function is not included into
> the stack trace, as it is not yet saved on the SCS when an interrupt
> happens.
>
> Signed-off-by: Andrey Konovalov <andreyknvl@google.com>
> ---
> arch/arm64/Kconfig | 1 +
> arch/arm64/kernel/stacktrace.c | 83 ++++++++++++++++++++++++++++++++++
> 2 files changed, 84 insertions(+)
>
> diff --git a/arch/arm64/Kconfig b/arch/arm64/Kconfig
> index a659e238f196..d89cecf6c923 100644
> --- a/arch/arm64/Kconfig
> +++ b/arch/arm64/Kconfig
> @@ -201,6 +201,7 @@ config ARM64
> select MMU_GATHER_RCU_TABLE_FREE
> select HAVE_RSEQ
> select HAVE_RUST
> + select HAVE_SHADOW_STACKTRACE
> select HAVE_STACKPROTECTOR
> select HAVE_SYSCALL_TRACEPOINTS
> select HAVE_KPROBES
> diff --git a/arch/arm64/kernel/stacktrace.c b/arch/arm64/kernel/stacktrace.c
> index e4103e085681..89daa710d91b 100644
> --- a/arch/arm64/kernel/stacktrace.c
> +++ b/arch/arm64/kernel/stacktrace.c
> @@ -12,9 +12,11 @@
> #include <linux/sched/debug.h>
> #include <linux/sched/task_stack.h>
> #include <linux/stacktrace.h>
> +#include <linux/scs.h>
>
> #include <asm/irq.h>
> #include <asm/pointer_auth.h>
> +#include <asm/scs.h>
> #include <asm/stack_pointer.h>
> #include <asm/stacktrace.h>
>
> @@ -210,3 +212,84 @@ noinline notrace void arch_stack_walk(stack_trace_consume_fn consume_entry,
>
> walk_stackframe(task, &frame, consume_entry, cookie);
> }
> +
> +static const struct {
> + unsigned long ** __percpu saved;
> + unsigned long ** __percpu base;
> +} scs_parts[] = {
> +#ifdef CONFIG_ARM_SDE_INTERFACE
> + {
> + .saved = &sdei_shadow_call_stack_critical_saved_ptr,
> + .base = &sdei_shadow_call_stack_critical_ptr,
> + },
> + {
> + .saved = &sdei_shadow_call_stack_normal_saved_ptr,
> + .base = &sdei_shadow_call_stack_normal_ptr,
> + },
> +#endif /* CONFIG_ARM_SDE_INTERFACE */
> + {
> + .saved = &irq_shadow_call_stack_saved_ptr,
> + .base = &irq_shadow_call_stack_ptr,
> + },
> +};
> +
> +static inline bool walk_shadow_stack_part(
> + unsigned long *scs_top, unsigned long *scs_base,
> + unsigned long *store, unsigned int size,
> + unsigned int *skipnr, unsigned int *len)
> +{
> + unsigned long *frame;
> +
> + for (frame = scs_top; frame >= scs_base; frame--) {
> + if (*skipnr > 0) {
> + (*skipnr)--;
> + continue;
> + }
> + /*
> + * Do not leak PTR_AUTH tags in stack traces.
> + * Use READ_ONCE_NOCHECK as SCS is poisoned with Generic KASAN.
> + */
> + store[(*len)++] =
> + ptrauth_strip_insn_pac(READ_ONCE_NOCHECK(*frame));
> + if (*len >= size)
> + return true;
> + }
> +
> + return false;
> +}

This doesn't do any of the trampoline repatinting (e.g. for kretprobes or
ftrace graph caller) that the regular unwinder does, so if either of those are
in use this is going to produce bogus results.

I really don't want to have to duplicate this logic.

> +
> +noinline notrace int arch_stack_walk_shadow(unsigned long *store,
> + unsigned int size,
> + unsigned int skipnr)
> +{
> + unsigned long *scs_top, *scs_base, *scs_next;
> + unsigned int len = 0, part;
> +
> + preempt_disable();

This doesn't look necessary; it's certinaly not needed for the regular unwinder.

Critically, in the common case of unwinding just the task stack, we don't need
to look at any of the per-cpu stacks, and so there's no need to disable
preemption. See the stack nesting logic in the regular unwinder.

If we *do* need to unwind per-cpu stacks, we figure that out and verify our
countext *at* the transition point.

> +
> + /* Get the SCS pointer. */
> + asm volatile("mov %0, x18" : "=&r" (scs_top));

Does the compiler guarantee where this happens relative to any prologue
manipulation of x18?

This seems like something we should be using a compilar intrinsic for, or have
a wrapper that passes this in if necessary.

> +
> + /* The top SCS slot is empty. */
> + scs_top -= 1;
> +
> + /* Handle SDEI and hardirq frames. */
> + for (part = 0; part < ARRAY_SIZE(scs_parts); part++) {
> + scs_next = *this_cpu_ptr(scs_parts[part].saved);
> + if (scs_next) {
> + scs_base = *this_cpu_ptr(scs_parts[part].base);
> + if (walk_shadow_stack_part(scs_top, scs_base, store,
> + size, &skipnr, &len))
> + goto out;
> + scs_top = scs_next;
> + }
> + }

We have a number of portential stack nesting orders (and may need to introduce
more stacks in future), so I think we need to be more careful with this. The
regular unwinder handles that dynamically.

Thanks,
Mark.

> +
> + /* Handle task and softirq frames. */
> + scs_base = task_scs(current);
> + walk_shadow_stack_part(scs_top, scs_base, store, size, &skipnr, &len);
> +
> +out:
> + preempt_enable();
> + return len;
> +}
> --
> 2.25.1
>

\
 
 \ /
  Last update: 2022-03-31 11:34    [W:0.263 / U:0.028 seconds]
©2003-2020 Jasper Spaans|hosted at Digital Ocean and TransIP|Read the blog|Advertise on this site