lkml.org 
[lkml]   [2022]   [Feb]   [20]   [last100]   RSS Feed
Views: [wrap][no wrap]   [headers]  [forward] 
 
Messages in this thread
    Patch in this message
    /
    From
    Subject[PATCH v2 14/15] clk: mediatek: Add MT8186 mdpsys clock support
    Date
    Add MT8186 mdpsys clock controller which provides clock gate
    control in Multimedia Data Path.

    Signed-off-by: Chun-Jie Chen <chun-jie.chen@mediatek.com>
    Acked-by: AngeloGioacchino Del Regno <angelogioacchino.delregno@collabora.com>
    ---
    drivers/clk/mediatek/Makefile | 2 +-
    drivers/clk/mediatek/clk-mt8186-mdp.c | 80 +++++++++++++++++++++++++++
    2 files changed, 81 insertions(+), 1 deletion(-)
    create mode 100644 drivers/clk/mediatek/clk-mt8186-mdp.c

    diff --git a/drivers/clk/mediatek/Makefile b/drivers/clk/mediatek/Makefile
    index 3ad27f94eeef..6902da61e150 100644
    --- a/drivers/clk/mediatek/Makefile
    +++ b/drivers/clk/mediatek/Makefile
    @@ -75,7 +75,7 @@ obj-$(CONFIG_COMMON_CLK_MT8186) += clk-mt8186-mcu.o clk-mt8186-topckgen.o clk-mt
    clk-mt8186-apmixedsys.o clk-mt8186-imp_iic_wrap.o \
    clk-mt8186-mfg.o clk-mt8186-mm.o clk-mt8186-wpe.o \
    clk-mt8186-img.o clk-mt8186-vdec.o clk-mt8186-venc.o \
    - clk-mt8186-cam.o
    + clk-mt8186-cam.o clk-mt8186-mdp.o
    obj-$(CONFIG_COMMON_CLK_MT8192) += clk-mt8192.o
    obj-$(CONFIG_COMMON_CLK_MT8192_AUDSYS) += clk-mt8192-aud.o
    obj-$(CONFIG_COMMON_CLK_MT8192_CAMSYS) += clk-mt8192-cam.o
    diff --git a/drivers/clk/mediatek/clk-mt8186-mdp.c b/drivers/clk/mediatek/clk-mt8186-mdp.c
    new file mode 100644
    index 000000000000..dfa0750acec1
    --- /dev/null
    +++ b/drivers/clk/mediatek/clk-mt8186-mdp.c
    @@ -0,0 +1,80 @@
    +// SPDX-License-Identifier: GPL-2.0-only
    +//
    +// Copyright (c) 2022 MediaTek Inc.
    +// Author: Chun-Jie Chen <chun-jie.chen@mediatek.com>
    +
    +#include "clk-gate.h"
    +#include "clk-mtk.h"
    +
    +#include <dt-bindings/clock/mt8186-clk.h>
    +#include <linux/clk-provider.h>
    +#include <linux/platform_device.h>
    +
    +static const struct mtk_gate_regs mdp0_cg_regs = {
    + .set_ofs = 0x104,
    + .clr_ofs = 0x108,
    + .sta_ofs = 0x100,
    +};
    +
    +static const struct mtk_gate_regs mdp2_cg_regs = {
    + .set_ofs = 0x124,
    + .clr_ofs = 0x128,
    + .sta_ofs = 0x120,
    +};
    +
    +#define GATE_MDP0(_id, _name, _parent, _shift) \
    + GATE_MTK(_id, _name, _parent, &mdp0_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
    +
    +#define GATE_MDP2(_id, _name, _parent, _shift) \
    + GATE_MTK(_id, _name, _parent, &mdp2_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
    +
    +static const struct mtk_gate mdp_clks[] = {
    + /* MDP0 */
    + GATE_MDP0(CLK_MDP_RDMA0, "mdp_rdma0", "top_mdp", 0),
    + GATE_MDP0(CLK_MDP_TDSHP0, "mdp_tdshp0", "top_mdp", 1),
    + GATE_MDP0(CLK_MDP_IMG_DL_ASYNC0, "mdp_img_dl_async0", "top_mdp", 2),
    + GATE_MDP0(CLK_MDP_IMG_DL_ASYNC1, "mdp_img_dl_async1", "top_mdp", 3),
    + GATE_MDP0(CLK_MDP_DISP_RDMA, "mdp_disp_rdma", "top_mdp", 4),
    + GATE_MDP0(CLK_MDP_HMS, "mdp_hms", "top_mdp", 5),
    + GATE_MDP0(CLK_MDP_SMI0, "mdp_smi0", "top_mdp", 6),
    + GATE_MDP0(CLK_MDP_APB_BUS, "mdp_apb_bus", "top_mdp", 7),
    + GATE_MDP0(CLK_MDP_WROT0, "mdp_wrot0", "top_mdp", 8),
    + GATE_MDP0(CLK_MDP_RSZ0, "mdp_rsz0", "top_mdp", 9),
    + GATE_MDP0(CLK_MDP_HDR0, "mdp_hdr0", "top_mdp", 10),
    + GATE_MDP0(CLK_MDP_MUTEX0, "mdp_mutex0", "top_mdp", 11),
    + GATE_MDP0(CLK_MDP_WROT1, "mdp_wrot1", "top_mdp", 12),
    + GATE_MDP0(CLK_MDP_RSZ1, "mdp_rsz1", "top_mdp", 13),
    + GATE_MDP0(CLK_MDP_FAKE_ENG0, "mdp_fake_eng0", "top_mdp", 14),
    + GATE_MDP0(CLK_MDP_AAL0, "mdp_aal0", "top_mdp", 15),
    + GATE_MDP0(CLK_MDP_DISP_WDMA, "mdp_disp_wdma", "top_mdp", 16),
    + GATE_MDP0(CLK_MDP_COLOR, "mdp_color", "top_mdp", 17),
    + GATE_MDP0(CLK_MDP_IMG_DL_ASYNC2, "mdp_img_dl_async2", "top_mdp", 18),
    + /* MDP2 */
    + GATE_MDP2(CLK_MDP_IMG_DL_RELAY0_ASYNC0, "mdp_img_dl_rel0_as0", "top_mdp", 0),
    + GATE_MDP2(CLK_MDP_IMG_DL_RELAY1_ASYNC1, "mdp_img_dl_rel1_as1", "top_mdp", 8),
    + GATE_MDP2(CLK_MDP_IMG_DL_RELAY2_ASYNC2, "mdp_img_dl_rel2_as2", "top_mdp", 24),
    +};
    +
    +static const struct mtk_clk_desc mdp_desc = {
    + .clks = mdp_clks,
    + .num_clks = ARRAY_SIZE(mdp_clks),
    +};
    +
    +static const struct of_device_id of_match_clk_mt8186_mdp[] = {
    + {
    + .compatible = "mediatek,mt8186-mdpsys",
    + .data = &mdp_desc,
    + }, {
    + /* sentinel */
    + }
    +};
    +
    +static struct platform_driver clk_mt8186_mdp_drv = {
    + .probe = mtk_clk_simple_probe,
    + .remove = mtk_clk_simple_remove,
    + .driver = {
    + .name = "clk-mt8186-mdp",
    + .of_match_table = of_match_clk_mt8186_mdp,
    + },
    +};
    +builtin_platform_driver(clk_mt8186_mdp_drv);
    --
    2.18.0
    \
     
     \ /
      Last update: 2022-02-21 03:22    [W:3.381 / U:0.012 seconds]
    ©2003-2020 Jasper Spaans|hosted at Digital Ocean and TransIP|Read the blog|Advertise on this site