Messages in this thread | | | Date | Thu, 30 Apr 2020 13:11:07 +0300 | From | Abel Vesa <> | Subject | Re: [PATCH] clk: imx8mp: Set the correct parent for audio_root_clk |
| |
On 20-04-28 08:15:51, Aisheng Dong wrote: > > From: Abel Vesa <abel.vesa@nxp.com> > > Sent: Monday, April 27, 2020 11:11 PM > > > > Instead of ipg_root, the parent needs to be ipg_audio_root. > > > > Signed-off-by: Abel Vesa <abel.vesa@nxp.com> > > I have a few doubts about this patch: > 1. From latest RM, it seems CCGR101 (0x4650) is a shared gate for many audio instances. > 2. If this patch is about AUDIO_AHB_CLK_ROOT, then it's parent is AHB[POST_PODF] from the clock tree in RM. > Not quite understand why this patch changes to IPG[POST_PODF]. Is this RM incorrect issue? > > BTW, if this patch is taken from someone else, we usually better keep the original author if not fundamental changes. >
I made this change at the suggestion from S.j. Wang. I'm the original author in linux-nxp (internal tree).
> Regards > Aisheng > > > --- > > drivers/clk/imx/clk-imx8mp.c | 2 +- > > 1 file changed, 1 insertion(+), 1 deletion(-) > > > > diff --git a/drivers/clk/imx/clk-imx8mp.c b/drivers/clk/imx/clk-imx8mp.c index > > 41469e2..dcdfc9d 100644 > > --- a/drivers/clk/imx/clk-imx8mp.c > > +++ b/drivers/clk/imx/clk-imx8mp.c > > @@ -727,7 +727,7 @@ static int imx8mp_clocks_probe(struct platform_device > > *pdev) > > hws[IMX8MP_CLK_HDMI_ROOT] = imx_clk_hw_gate4("hdmi_root_clk", > > "hdmi_axi", ccm_base + 0x45f0, 0); > > hws[IMX8MP_CLK_TSENSOR_ROOT] = > > imx_clk_hw_gate4("tsensor_root_clk", "ipg_root", ccm_base + 0x4620, 0); > > hws[IMX8MP_CLK_VPU_ROOT] = imx_clk_hw_gate4("vpu_root_clk", > > "vpu_bus", ccm_base + 0x4630, 0); > > - hws[IMX8MP_CLK_AUDIO_ROOT] = imx_clk_hw_gate4("audio_root_clk", > > "ipg_root", ccm_base + 0x4650, 0); > > + hws[IMX8MP_CLK_AUDIO_ROOT] = imx_clk_hw_gate4("audio_root_clk", > > +"ipg_audio_root", ccm_base + 0x4650, 0); > > > > hws[IMX8MP_CLK_ARM] = imx_clk_hw_cpu("arm", "arm_a53_core", > > hws[IMX8MP_CLK_A53_CORE]->clk, > > -- > > 2.7.4 >
| |