lkml.org 
[lkml]   [2013]   [Dec]   [2]   [last100]   RSS Feed
Views: [wrap][no wrap]   [headers]  [forward] 
 
Messages in this thread
/
Date
From
SubjectRe: [PATCHv6 1/4] pwm: Add Freescale FTM PWM driver support
Hi,

On Thu, Nov 28, 2013 at 10:37:19PM +0000, Thierry Reding wrote:
> On Thu, Nov 28, 2013 at 10:25:11PM +0100, Thierry Reding wrote:
> > On Tue, Nov 12, 2013 at 09:36:55AM +0800, Xiubo Li wrote:
> [...]
> > > +static int fsl_pwm_parse_clk_ps(struct fsl_pwm_chip *fpc)
> > > +{
> > > + int ret;
> > > + struct of_phandle_args clkspec;
> > > + struct device_node *np = fpc->chip.dev->of_node;
> > > +
> > > + fpc->sys_clk = devm_clk_get(fpc->chip.dev, "ftm0");
> > > + if (IS_ERR(fpc->sys_clk)) {
> > > + ret = PTR_ERR(fpc->sys_clk);
> > > + dev_err(fpc->chip.dev,
> > > + "failed to get \"ftm0\" clock %d\n", ret);
> > > + return ret;
> > > + }
> > > +
> > > + fpc->counter_clk = devm_clk_get(fpc->chip.dev, "ftm0_counter");
> > > + if (IS_ERR(fpc->counter_clk)) {
> > > + ret = PTR_ERR(fpc->counter_clk);
> > > + dev_err(fpc->chip.dev,
> > > + "failed to get \"ftm0_counter\" clock %d\n",
> > > + ret);
> > > + return ret;
> > > + }
> > > +
> > > + ret = of_parse_phandle_with_args(np, "clocks", "#clock-cells", 1,
> > > + &clkspec);
> > > + if (ret)
> > > + return ret;
> > > +
> > > + fpc->counter_clk_select = clkspec.args[0];
> >
> > This isn't at all pretty. But given that once you have access to a
> > struct clk there's no way to identify it, I don't know of a better
> > alternative.
>
> Hi Mike,
>
> I've seen this crop up a number of times now, to varying degrees of
> gravity. In this particular case, the driver needs to know the type of a
> clock because it needs to program this hardware differently depending on
> which clock feeds the counter. Since there is no way to obtain any kind
> of identifying information from a struct clk, drivers need to rely on
> hacks like this and manually reach into the device tree to obtain that
> information.

Which property of the clock is the consumer concerned with in this case?

From a quick look at the driver it looks like there are actually a
number of different input lines to the device that share the clock-name
"ftm0_counter", though they are actually separate and each has a
different divider. Have I got that right?

If that's the case, having a unique clock-names value for each of those
lines would be the solution I'd expect. Then you just have to list the
one(s) that are wired up, and the driver can figure out the appropriate
line to use either by requesting by name until it finds a match or
inspecting the clock-names property.

Is there some other property of the parent that we care about here?

>
> I'm aware of similar cases which have been solved by using a mux clock
> that takes a set of parents and the .set_parent() operation is then used
> to program registers appropriately. However in all those cases, the mux
> clock (and the parents) have all been part of a single driver, so I am
> not sure if the same would be applicable here.
>
> Do you have any other suggestions on how this could possibly be solved?

This also feels like the case I describe above. What am I missing? :)

Thanks,
Mark.


\
 
 \ /
  Last update: 2013-12-02 12:21    [W:0.158 / U:0.548 seconds]
©2003-2020 Jasper Spaans|hosted at Digital Ocean and TransIP|Read the blog|Advertise on this site