lkml.org 
[lkml]   [2012]   [Dec]   [13]   [last100]   RSS Feed
Views: [wrap][no wrap]   [headers]  [forward] 
 
Messages in this thread
    Patch in this message
    /
    From
    Subject[PATCH 143/241] Dove: Attempt to fix PMU/RTC interrupts
    Date
    3.5.7.2 -stable review patch.  If anyone has any objections, please let me know.

    ------------------

    From: Russell King - ARM Linux <linux@arm.linux.org.uk>

    commit 5d3df935426271016b895aecaa247101b4bfa35e upstream.

    Fix the acknowledgement of PMU interrupts on Dove: some Dove hardware
    has not been sensibly designed so that interrupts can be handled in a
    race free manner. The PMU is one such instance.

    The pending (aka 'cause') register is a bunch of RW bits, meaning that
    these bits can be both cleared and set by software (confirmed on the
    Armada-510 on the cubox.)

    Hardware sets the appropriate bit when an interrupt is asserted, and
    software is required to clear the bits which are to be processed. If
    we write ~(1 << bit), then we end up asserting every other interrupt
    except the one we're processing. So, we need to do a read-modify-write
    cycle to clear the asserted bit.

    However, any interrupts which occur in the middle of this cycle will
    also be written back as zero, which will also clear the new interrupts.

    The upshot of this is: there is _no_ way to safely clear down interrupts
    in this register (and other similarly behaving interrupt pending
    registers on this device.) The patch below at least stops us creating
    new interrupts.

    Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
    Signed-off-by: Jason Cooper <jason@lakedaemon.net>
    Signed-off-by: Herton Ronaldo Krzesinski <herton.krzesinski@canonical.com>
    ---
    arch/arm/mach-dove/irq.c | 14 +++++++++++++-
    1 file changed, 13 insertions(+), 1 deletion(-)

    diff --git a/arch/arm/mach-dove/irq.c b/arch/arm/mach-dove/irq.c
    index f07fd16..9f2fd10 100644
    --- a/arch/arm/mach-dove/irq.c
    +++ b/arch/arm/mach-dove/irq.c
    @@ -61,8 +61,20 @@ static void pmu_irq_ack(struct irq_data *d)
    int pin = irq_to_pmu(d->irq);
    u32 u;

    + /*
    + * The PMU mask register is not RW0C: it is RW. This means that
    + * the bits take whatever value is written to them; if you write
    + * a '1', you will set the interrupt.
    + *
    + * Unfortunately this means there is NO race free way to clear
    + * these interrupts.
    + *
    + * So, let's structure the code so that the window is as small as
    + * possible.
    + */
    u = ~(1 << (pin & 31));
    - writel(u, PMU_INTERRUPT_CAUSE);
    + u &= readl_relaxed(PMU_INTERRUPT_CAUSE);
    + writel_relaxed(u, PMU_INTERRUPT_CAUSE);
    }

    static struct irq_chip pmu_irq_chip = {
    --
    1.7.9.5


    \
     
     \ /
      Last update: 2012-12-13 16:01    [W:3.431 / U:0.240 seconds]
    ©2003-2020 Jasper Spaans|hosted at Digital Ocean and TransIP|Read the blog|Advertise on this site